### FULLY REUSED VLSI ARCHITECTURE FOR DSRC APPLICATIONS USING SOLS TECHNIQUES IN FM0, MANCHESTER AND MILLER CODINGS

\*S. Nithya, \*G. Revathy, \*SamanthulaAnupama, \*V. Suganya, \*\*S.V.Sathyah

(\* Student , T.J.S Engineering College, \*\* AP-ECE, T.J.S Engineering College)

### ABSTRACT

Encoding techniques are fetching important role in communication. Techniques like Miller, Manchester, and FMO encoding are used in numerous applications. Each technique has different operations depends on their needs. Each and every encoding scheme are used without losing any of its parameters. This paper adopt similarity oriented logic simplification technique (SOLS technique) which merges architecture together and synchronize the operation and also DSRC technique is used to maintain the dcbalance and signal reliability. By applying both the techniques we can reduce the number of transistors and maintains the DC balance. The present work deals with obtaining an integrated architecture of FM0, Manchester and Miller encoding to overcome several drawbacks of traditional method. А universal asynchronousreceiver/transmitter (UART) is used here to translate data between parallel and serial forms for communication. In this proposed approach the number of hardware components is reduced, hence results in the reduction of the overall area consumed with the added functionality in DSRC.

### **INTRODUCTION**

Encoding used for communication to convert the information in to suitable form for transmission. Encoding techniques can also be used for security purposes. This type of encoding is utilized at the transistor level, so it can be used with optical communication. FMO, Manchester and miller coding techniques are used in this paper to encode the data while transmit the signal through UART medium. Since encoding plays the dynamic role in secured communication, developing architecture for such encoding techniques using SOL's method by DSRC (Dedicated Short Range Communication) application.DSRC is designed to support the variety of applications based on vehicular environments communication. DSRC, the subset of RFID (Radio Frequency Identification) for tracking and identification.

DSRC is a protocol for one- or two-way communication especially medium range for intelligent transportation systems. Enables the message sending and broadcasting among automobiles for safety issues and public information announcement and very much useful in the ETC -Electronic Toll Collection system. In case of ETC toll system. the collecting is electrically accomplished with the IC-card platforms that are contactless. Perhaps, the ETC can be extended to the payment for parking-service and gas-refuelling as well. The SOLS (Similarity oriented logic simplication) can be implemented with two methods namely balance logic sharing and area-compact retiming. The area-compact retiming used to reduce the transistor counts and balance logic-operation sharing is used on the transistor level, so it can be used with to combine the FM0, Miller and Manchester encoding schemes.

### LITERATURE REVIEW

Yu-hsuan lee and cheng-weipan (2014) discussed about the coding-diversity among the FM0 and Manchester codes seriously limiting the design of the fully reused VLSI architecture for both the encoding schemes. In this paper, the similarityoriented logic simplification (SOLS) technique is proposed to overcome this limitation. John B. Kenney (2011) done the study on automotive industry. The International Journal of Advanced Research in Basic Engineering Sciences and Technology (IJARBEST)

industry is in the verge of developing dedicated short-range communication equipment, for use in vehicle to vehicle and vehicle to road side communication. Depends of the cooperative principles for interoperability decides the effectiveness of this technology.

Yu-Cherng Hung, Min-Ming Kuo, et al., (2009) proposed a modified Manchester and Millerencoder that operate in high frequency without can sophisticated circuit structure. The concept has adopted the concept of parallel operation was used to improvise the data throughput. Here in addition to that, this technique of hardware sharing is adopted the roposed design to reduce the number of in transistors. Subsequently, P. Benabes, A. Gauthier, J. Ohman, (2003) described and а new Manchester code generator which is designed at the level. The generator described uses 32 transistor transistors and has the same complexity as a standard D flip-flop. The main advantage of this design is using a clock signal which is having the similar frequency as the data. Output variations on the rising edge and falling edge of the clock.Ayoub Khan, Manoj Sharma. et al, (2008) offered a high-level architecture of tag emulator and attempted to present a high focus to use the RFID Emulator as data transport device and level design of UHFRFID tag emulator and implementation fixing tool. The synthesis result demonstrates that FSM design is of FM0 and Miller encoders tobe used in the RFID tag efficient and we have achieved operating frequency of emulator 192.641 MHz and 188.644MHz for FM0 and Miller encoders.

### **3. PROPOSED WORK**

# A. FM0/Manchester/Miller encoder with sols technique

The purpose of SOLS technique is to design a fully reused VLSI architecture for FM0, Manchester and Miller encodings. The SOLS technique is classified into two parts

- i) Area-compact retiming
- ii) Balance logic-operation sharing.

The area-compact retiming relocates the hardware resource to reduce transistors. The balance logic-operation sharing combines different encodings with the identical logic components to achieve the DC-

balance and signal reliability.

### (i) Area compact retiming

The area compact retiming is shown in Figure-1 displaces the hardware resource to reduce the transistor it mainly used in FM0 encoder. For FM0 the state code of the each state is stored into DFFA and DFFB.



Figure-1. Without area compact retiming. In Figure the transition of the state code is only depends on the previous state and is denoted as the A(t-1) and then the B(t-1) and then the current state is denoted as the A(t) and then the B(t) instead of the both A(t-1) and B(t-1), here B(t) is the previous state of B(t-1) Thus, the FMO encoding just requires a ingle 1-bit flip-flop to store the previous value B(t-1). If the DFFA is directly removed, non synchronization between A(t) and B(t) causes the logic fault of FM0 code. The DFFB is relocated right after the MUX-1 to avoid this logic fault, where the DFFB assumed to have positive-edge triggered flip flop. Atevery cycle, the FM0 code, comprising A and B, is derived from the logic of A(t)and B(t) respectively. In this case FMO code is alternatively switched between A(t) and B(t) via MUX-1 by the control signal of the CLK.



In Figure-3 the Q of DFFB is directly updated from the logic of B(t) with 1-cycle latency.

Vol. 3, Special Issue 34, March 2017

When the CLK is logic-0, the B(t) is passed via MUX-1 to the D of DFFB. Then, the upcoming positive-edge of CLK updates it to the Q of DFFB the timing diagram of the value Q of DFFB is here consistent whether the DFFB is relocated or not the B(t) is passed through MUX-1 to the D output of DFFB. Followed by it, the forth-coming positive-edge of CLK updates it to the Q of DFFB the timing chart for the Q of DFFB is steady whether the DFFB is relocated.



Figure-3. FMO encoding with area compact retiming. (ii) Balance logic operation sharing

The Manchester encoding is expressed using the XOR operation. Equation of the XOR gate is

 $X \oplus CLK = X CLK + X CLK \rightarrow (1)$ 

The concept of balance logic-operation sharing shown in the Figure-4 integrate the X into A (t) and X intoB (t), here the FM0 and Manchester encoding logics have a common part of use of the multiplexer like logic with theselection of the CLK. The inverted of B (t-1) cab be used to obtain the value of A (t) and X is obtained by an inverter of X. The logic for A (t)/X can be ormulated in sharing the same inverter in the circuit, and then a multiplexer is placed before the inverter to switch the operands of B (t-1) and X. The Mode indicates which mode is adopted either FM0 or Manchester encoding. The similar concept can be also applied to the logic for B (t)/X. However, this architecture exhibits a drawback that the XOR is dedicated for FM0 encoding, and only the Manchester encoding have not utilised it in shared mode. Therefore, HUR of the this architecture is certainly limited.



Figure-4. Balance logic operation sharing.

ISSN(Online) : 2456-5717

and there by increases the HUR. When we adopt the FM0 code, initially the CLR is disabled then the B(t-1) can be derived from DFFB .Hence, the relocated DFF can be used totally to save the multiplexer. The logic for A (t)/X includes an inverter and MUX-2. In its place, the logic for B(t)/X just incorporates a XOR gate. In the logic for A(t)/X, MUX-2's computation time is almost identical to XOR in the logic for B(t)/X. However, the logic for A(t)/X further integrates an inverter in the series to that of MUX-2. This unbalance computation time between A(t)/X and B(t)/X results in a glitch to the MUX-1, which in -turn causing the logic

To improve this unbalance computation time, the architecture of A(t)/X and B(t)/X with the balance computation time between them is derived. The XOR in the logic for B(t)/X is translated into the XNOR using an inverter, proceeded by sharing the same with the logic for A(t)/X. This shared inverter is then relocated backward to that of the output of MUX-1. In thisway, the logic computation time between A(t)/X and B(t)/X is more balance to each other.

fault on coding.



Vol. 3, Special Issue 34, March 2017

International Journal of Advanced Research in Basic Engineering Sciences and Technology (IJARBEST)

technique. The adoption of the encoding is derived based on the Mode and CLR depicted in the Table 1. The CLR in addition has another individual function of a hardware initialization. If in case CLR is derived by inverting the Mode without allocatinganseparate CLR control signal, this leads to a conflict between the hardware initialization and coding mode selection.

To avoid this conflict, both the Mode and CLRare assumed to be allocated separately pertaining to this design from the system controller. Whether the schemes FM0 or Manchester or Miller code is adopted depends on Mode and CLR. handno logic component of the proposed architecture been wasted. Every component is active in all the encodings. Hence, the HUR of the proposed architecture is improved greatly. The coding-diversity between FM0, Miller and Manchester encoding techniques case the limitations on the hardware utilization of the architecture design. By using this SOLS technique, the hardware utilization rate has been improved. It not only develops a fully reused VLSI architecture, but also has the capability to exhibit a reasonable performance compared with the existing works.

|--|

| Mode 1 | Mode 2 | Output     |
|--------|--------|------------|
| 0      | Х      | Manchester |
| 1      | 0      | FM0        |
| 0      | 1      | Miller     |

## 4. EXPERIMENTAL RESULTS AND DISCUSSIONS



Figure-7. SOLS technique for Manchester (mode = 00).

Figure-7 depicts the SOLS based design of the ISSN(Online) : 2456-5717

encoding schemes that operates in the Manchester mode selected by the mode values as mode0 = '0' and mode1= '0', the data is encoded in the Manchester encoding scheme and transmitted based on the UART protocol.



Figure-8 displays the SOLS based design of the encoding schemes that operates in the FMO mode selected by the mode values as mode0 = '1' and mode1= '0', the data is encoded in the Miller encoding scheme and transmitted based on the UART protocol



Figure-9. SOLS technique for Miller (mode = 01).

Figure-9 shows the SOLS based design of the encoding schemes that operates in the Miller mode selected by the mode values as mode0 = '0' and mode1 = '1', the data is encoded in the Miller encoding scheme and transmitted based on the UART protocol.

#### **5. CONCLUSION**

It is suitable for bit streams in radio communications and can be transported using a standard UART. It is simple to encode, decode and has good error detection and can negate the need for International Journal of Advanced Research in Basic Engineering Sciences and Technology (IJARBEST)

'check-summed' data. This paper not only develops an entirely reusable VLSI architecture, but also exhibits a competitive performance compared with the existing works. By using SOLS technique the hardware utilization rate will be improved. The encoding capability can fully support (Universe) the DSRC standards.

The Design strategies of entirecircuits for FM0, Manchester and Miller VLSI architecture have been designed and simulation results are obtained using VHDL language. This design is very effective is short range communication especially in military transport system for secure short rangecommunication between missile launchers, military carriages, trucks. within military secure communication in the border security forces. FM0/Manchester/Miller encoder combination was in manv applications like library RFID used management systems having advantages like high reliability, automated materials handling, and long life. In the similar way some other applications which use this technique are Supermarkets, E-passports, Transportation and Tracking.

#### REFERENCES

[1] Yu-hsuan lee and cheng-weipan. 2014. Fully Reused VLSI Architecture of FM0 and Manchester Encoding Using SOLS Technique for DSRC Applications in IEEE Transactions on VLSI Systems. 23(1): 18-29.

[2] John B. Kenney. 2011. Dedicated Short-Range Communications Standards in the United States Printed in Records of the IEEE. 99(7): 1162-1182.

[3] Yu-Cherng Hung, Min-Ming Kuo, et al. High-Speed CMOS Chip Design for Manchester and Miller Encoder. 2009. 5th International Seminar on Smart Information Smacking and Multimedia Signal Processing.

[4] P. Benabes, A. Gauthier and J. Oksman. Dec
2003. Encoding technique in
Manchesteryieldsconsecutively at 1 GHz. In: Proc.
IEEE, Int. Conf. Electron., Circuits Syst. 3: 1156-1159.

[5] M. A. Khan, M. Sharma and P. R. Brahmanandha. Dec 2008. FSM built Manchester

encoder for UHF RFID emulator. In: Proc. Int. Conf.Comput., Commun. Netw. pp. 1-6.

[6] M. A. Khan, M. Sharma and P. R.Brahmanandha. Mar 2009. FSM established FM0&Miller encoder for UHF RFID tag emulator. In:Proc. IEEE Adv. Comput. Conf. pp. 1317-1322.

[7] Jiang D., et al. 2006. Structure of 5.9 GHz DSRC-based vehicular safety communication. IEEE WirelessMedium Mag. 13(5): 3643.

[8] J. Daniel, V. Taliwal, A. Meier, W. Holfelder and
R. Herrtwich. October. 2006. Structure of 5.9
GHzDSRC-creäte vehicular security
communications. IEEE Wireless medium. Mag. 13 Vol.
No. 5, pp. 36-43.

[9]Manar Mohaisen. HeeSeok Yoon and KyungHi Chang. 2008. Radio Transmission Performance of EPCglobal Gen-2 RFID System published in advanced communication Expertise, 2008. ICACT 2008. 10<sup>th</sup> International Conference on. 2: 1423-1428.